# Macintosh<sup>®</sup> IIsi Computer

Developer Note

R

® Developer Note

Developer Technical Publications © Apple Computer, Inc. 1990

#### APPLE COMPUTER, INC.

© 1990, Apple Computer, Inc. All rights reserved.

No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, mechanical, electronic, photocopying, recording, or otherwise, without prior written permission of Apple Computer, Inc. Printed in the United States of America.

The Apple logo is a registered trademark of Apple Computer, Inc. Use of the "keyboard" Apple logo (Option-Shift-K) for commercial purposes without the prior written consent of Apple may constitute trademark infringement and unfair competition in violation of federal and state laws.

© Apple Computer, Inc., 1990 20525 Mariani Avenue

Cupertino, CA 95014-6299 408-996-1010

APDA, Apple, AppleLink, the Apple logo, AppleTalk, A/UX, LocalTalk, Macintosh, and SANE are registered trademarks of Apple Computer, Inc.

Apple Desktop Bus, SuperDrive, and QuickDraw are trademarks of Apple Computer, Inc.

ITC Garamond and ITC Zapf Dingbats are registered trademarks of International Typeface Corporation.

Motorola is a registered trademark of Motorola Corporation.

POSTSCRIPT is a registered trademark, and Illustrator is a trademark, of Adobe Systems Incorporated.

NuBus is a trademark of Texas Instruments.

Sony is a registered trademark of Sony Corporation.

### Contents

Figures and tables / vi

### Preface / ix

About this note / ix Supplemental reference documents / ix

### 1 Introduction / 1

Features / 2 Compatibility / 5 Floppy disks / 5 Hard disks / 5 Memory / 5 New ADB implementation / 6 New SCSI and SCC implementation / 6 New sound input/output hardware / 6 No on-board mathematics coprocessor (FPU) / 6 Color compatibility / 7

### 2 Address Mapping / 9

Address space / 10 Programmable memory management / 10 The memory map / 10

### 3 The Memory Interface / 15

RAM interface / 16
Use of RAM by the video / 18
DRAM requirements and refresh / 19
ROM interface / 21

### 4 The Video Interface / 23

On-board video / 24 Video cables / 31

### 5 Input/Output Interfaces / 35

SCC and SCSI interfaces / 37 SCC interface / 37 SCSI interface / 38 Floppy disk interface / 39 Versatile Interface Adapter (VIA) interface / 40 Sound interface / 41 Sound output / 41 Sound input / 41 ADB microcontroller / 42 ADB interface / 42 Real-time clock and parameter RAM / 43 Power control / 43 Soft power control / 43 Power-on reset / 44 Keyboard reset and NMI / 44 Network booting / 44 Programmable wakeup / 45

### 6 Expansion Interface / 47

Processor-direct expansion interface / 48
Physical implementation of the 68030 Direct Slot adaptor kit / 48
External connections for the PDS expansion card / 49
Design considerations / 52
Electrical implementation of a PDS expansion card / 56
RAM access from a PDS expansion card / 63
NuBus expansion interface / 68
Physical implementation of the NuBus adaptor kit / 68

Electrical implementation of a NuBus expansion card  $\,/\,$  69

### 7 Software Overview / 73

The Macintosh IIsi ROM / 74 System software / 74

### 8 Sound Input / 75

High-level user interface / 76
Default sound input hardware / 76
Adding and deleting alert sounds / 77
Cut, Copy, and Paste / 77
Sound input routines / 77

### **Figures and tables**

#### 1 Introduction / 1

Figure 1-1 Block diagram of the Macintosh IIsi computer / 4

#### 2 Address Mapping / 9

Figure 2-1 The physical memory maps / 11 Figure 2-2 24- and 32-bit address spaces / 13 Table 2-1 24-bit-to-32-bit mapping mode / 12

#### 3 The Memory Interface / 15

Figure 3-1 RAM configurations / 17 Figure 3-2 RAM and video block diagram / 19 Figure 3-3 RAM SIMM diagram / 20

Table 3-1 DRAM access time requirements / 19Table 3-2 8-bit DRAM SIMM pinout / 20Table 3-3 64-pin ROM SIMM pinout / 22

#### 4 The Video Interface / 23

Figure 4-1 Video timing / 25 Figure 4-2 Video signal sync timing / 27 Figure 4-3 Video signal timing for the Apple 13-inch RGB and 12-inch B & W monitors / 28 Figure 4-4 Video signal timing for the Apple 15-inch B & W portrait monitor / 29 Figure 4-5 Video signal timing for the Apple 12-inch RGB monitor. / 30 Figure 4-6 DB-15 video connector / the Macintosh IIsi computer 31 Figure 4-7 DB-15 video connector on the monitor / 31 Figure 4-8 D-25 video connector on the monitor / 31 Table 4-1 Monitor ID values / 24 Table 4-2 RBV signal descriptions / 26

Table 4-3 Macintosh IIsi video connector and monitor cable pinouts / 32

Table 4-4 Apple 15-inch portrait monitor cable connections / 33

#### 5 Input/Output Interfaces / 35

Figure 5-1 Macintosh IIsi computer input/output address space / 36

Table 5-1 Serial port pinouts / 37

Table 5-2 Pinouts for internal and external SCSIconnectors / 38

- Table 5-3 Pinout for internal floppy disk connector / 39
- Table 5-4 Pinout for external DB-19 floppy disk connector / 40

Table 5-5 ADB connector pinout / 42

#### 6 Expansion Interface / 47

Figure 6-1 Installing a PDS card and adaptor on the Macintosh IIsi main logic board / 49

Figure 6-2 Connector card design guide / 50

Figure 6-3 Connector card mounting requirements / 51

Figure 6-4 Smallest allowable PDS expansion card / 53

Figure 6-5 Largest allowable PDS expansion card / 54

Figure 6-6 Maximum allowable component heights for PDS expansion card / 55

Figure 6-7 Macintosh IIsi 68030 Direct Slot expansion connector pinout / 57

Figure 6-8 RAM burst write timing / 64

Figure 6-9 RAM random write timing / 65

- Figure 6-10 RAM burst read timing / 66
- Figure 6-11 RAM random read timing / 67
- Figure 6-12 Installing a NuBus card and adaptor
  - on the Macintosh IIsi main logic board / 69

Table 6-1 Macintosh IIsi 68030 Direct Slot expansion connector signals / 58

Table 6-2 Macintosh IIsi 68030 Direct Slot signals,loading or driving limits / 62

Table 6-3 NuBus connector pin assignments/70

Table 6-4 NuBus signal descriptions / 71

# Preface

### About this note

This developer note describes the Macintosh<sup>®</sup> IIsi hardware and emphasizes those features that are new or different from those of other Macintosh II–family computers. It is assumed that hardware and software developers are already familiar with the functionality and programming requirements of Macintosh computers. If you are unfamiliar with the Macintosh, or would simply like more technical information on the hardware, you may want to obtain copies of related technical manuals. For information on how to obtain these manuals, see the following section, "Supplemental Reference Documents."

This developer note does not constitute a manual and is not complete in its present form. While every attempt has been made to verify the accuracy of the information presented, it is subject to change without notice. This developer note may contain information or specifications that are still under consideration by Apple Computer. The primary reason for releasing product information is to provide the development community with essential product specifications, theory, and application information for the purpose of stimulating work on compatible third-party products.

### **Supplemental reference documents**

To supplement the information in this document, hardware and software developers might wish to obtain related documentation such as the *Macintosh IIci Developer Notes; Guide to the Macintosh Family Hardware, Second Edition* and *Designing Cards and Drivers for the Macintosh Family,* second edition, and *Inside Macintosh,* Volumes I through VI. Copies of these technical manuals are available through APDA<sup>®</sup> (Apple Programmers and Developers Association). APDA is an excellent source of technical information for anyone interested in developing Apple<sup>®</sup>-compatible products. Membership in APDA allows you to purchase Apple technical documentation, programming tools, and utilities. For information on membership fees, available products, and prices, contact

APDA Apple Computer, Inc. 20525 Mariani Avenue, M/S 33-G Cupertino, CA 95014

800-282-APDA (800-282-2732) FAX: 408-562-3971 Telex: 171-576 AppleLink<sup>®</sup>: APDA

Additional information relating to the design of the Macintosh IIsi computer can be found in the following documents.

- MC68030 Enhanced 32-Bit Microprocessor User's Manual, second edition, (Motorola MC68030UM/AD Rev 1, 1989).
- MC68882 Floating-Point Coprocessor User's Manual, (Motorola and Prentice-Hall, 1985).
- NuBus Specification (Draft 1.1), (NuBus Subcommittee, 1985).
- Product Databook, first edition, (Brooktree, 1988).
- SCSI (Small Computer System Interface), ANSI X3T9.2/82-2 Rev. 17B.
- Controller Products Data Book (VIA), (Rockwell, 1987).

## Chapter 1 Introduction

The Macintosh<sup>®</sup> IIsi computer is a new midrange Macintosh computer based on the modular design concept. It offers significantly improved performance (approximately six times faster speed than that of the Macintosh Plus computer), new features, and increased flexibility. This chapter describes the features of the Macintosh IIsi computer.

### Features

The Macintosh IIsi computer shares many, but not all of the features of the more powerful Macintosh IIci computer. Like that of the Macintosh IIci, the architecture of the Macintosh IIsi is based on the Memory Decode Unit (MDU) and RAM-Based Video (RBV) chips.

Key features are the computer's 20 MHz clock speed, on-board video, sound input capability, flexible expansion (NuBus<sup>™</sup> or processordirect slot), custom microcontroller that controls the Apple Desktop Bus<sup>™</sup> (ADB), real-time clock, soft power control, power-on reset functions, and custom chip that combines SCSI (Small Computer Systems Interface) and SCC (Serial Communications Controller) functions.

The major features of the Macintosh IIsi computer's design are the following:

- MDU/RBV architecture: new chip set providing memory decoding and low-cost video by utilizing existing on-board dynamic random-access memory (DRAM) for the frame buffer.
- Burst reads: MDU supports 68030 burst reads from random-access memory (RAM.)
- On-board video: on-board video support for 12-inch B & W, 12inch RGB, and 13-inch RGB monitors and 15-inch B & W portrait monitor.
- RAM expansion: address space for from 1 MB to 65 MB of RAM on the main logic board. The basic system includes 1 MB of RAM soldered to the main logic board and 1 MB in four expansion Single Inline Memory Module (SIMM) sockets. Four-Mbit DRAM is currently supported (16-Mbit DRAM will be supported if the refresh frequency remains compatible).
- ROM expansion: basic system consists of 512 KB of ROM soldered on the main logic board. A ROM SIMM allows future ROM revision or expansion in the field.
- Flexible slot expansion: one 120-pin expansion connector. Optional user-installable adaptors allow installation of either one 68030 Direct Slot expansion card or one NuBus card. Each adaptor includes a floating-point unit (FPU) numerics coprocessor.

- Hard drive support: one internal hard drive (3.5 inch, one-third height, 40 or 80 MB) with 50-pin SCSI interface. Additional storage capacity available by connecting up to 6 additional external hard drives to the SCSI port on back of the computer.
- Floppy drive support: one internal 1.4 MB, 3.5-inch SuperDrive<sup>TM</sup>. Support for one external 800 KB floppy drive or one 1.4 MB, 3.5-inch SuperDrive. (See "Compatibility" later in this chapter.)
- 68030 processor: true 32-bit processor running at 20 MHz. The 68030 has internal 256-byte data and instruction caches as well as on-chip memory management. Burst reads to the on-chip cache are supported. The 68030 is compatible with existing Macintosh timings and software.
- Memory management: true 32-bit address translation with hardware page replacement.
- Built-in serial ports: two Macintosh 8-pin serial ports supporting RS-232, RS-422 and AppleTalk<sup>®</sup>.
- ADB: one ADB port supporting the standard input devices (keyboard and mouse) and allowing additional input devices (for example, a graphics tablet) to be added at any time. A maximum of three chained devices is supported.
- ADB microcontroller: a custom version of the Motorola 68HC05 microcontroller that integrates the functions of ADB, soft power control, real-time clock, parameter RAM, and power on reset. The ADB keyboard interface also provides keyboard-controlled reset and nonmaskable interrupt (NMI) functions. (On other Macintosh models, these functions are hardware controlled by the programmers switch and the Reset switch.)
- Numerics processor: 20 MHz 68882 FPU that allows high-speed, high-accuracy floating-point computation to IEEE standards. The FPU is not part of the basic machine. It is included on both the NuBus and 68030 Direct Slot expansion card adaptors. These adaptors are available from authorized Apple dealers and can be installed by users.

- Sound: Apple Sound Chip provides Macintosh-compatible sound output and four-voice synthesis in hardware. The sound circuitry has also been enhanced to provide sound input capability. Sound from a microphone or line input is digitized (8-bit monaural) and stored along with other data to be used for a variety of purposes such as presentations or the creation of "living" documents. Microphone and RCA adaptor plug are included with the Macintosh IIsi computer as standard equipment.
- Video: on-board video support for Apple 12-inch B&W, 12-inch RGB, and 13-inch RGB monitors and the 15-inch B&W Portrait monitor. Processor-direct slot (PDS) and NuBus video card options are also available.

Figure 1-1 is a detailed block diagram showing the relationships of all the major components of the Macintosh IIsi computer.



### • Figure 1-1 Block diagram of the Macintosh IIsi computer

### Compatibility

The Macintosh IIsi computer is based on an existing chip set but incorporates some new features, resulting in some possible hardware and software compatibility issues. The rest of this chapter describes those features and their related compatibility issues.

### **Floppy disks**

The external floppy drive port on the Macintosh IIsi does not support the 400 KB floppy disk drive. It supports 400 KB disks used in the 800 KB drive.

### Hard disks

The Macintosh IIsi computer's internal one third-height, 40 or 80 MB hard drive connects to the 50-pin industry standard SCSI connector on the Macintosh IIsi main logic board. Support for an HD20 hard drive is provided through an 'INIT' resource that you can install in the System Folder

### Memory

Physical memory in the Macintosh IIsi is not contiguous, as it is on the Macintosh II, IIx, and IIcx computers. In the Macintosh IIsi, the 68030 on-chip memory management unit (MMU) is used to join the discontiguous blocks of physical memory to present contiguous logical memory to application software. RAM must be 100 nanoseconds access time (or faster), fast page mode. For additional RAM specifications, see "RAM Interface" in Chapter 3.

### **New ADB implementation**

The Macintosh IIsi computer uses a custom chip to integrate the ADB and a number of other functions, including real-time clock, parameter RAM, power-on reset, keyboard reset, and NMI. This implementation is described in Chapter 5 in the section "ADB Microcontroller." If you have developed applications that address the ADB hardware directly, they will probably not function under this new scheme. Also, you will have to revise debuggers to support the keyboard-based NMI.

### New SCSI and SCC implementation

The new Combo chip which combines the functions of SCSI, and SCC is described in Chapter 5 in the section "SCSI and SCC Interfaces." Although this new chip is software compatible with the previous implementation of these functions, your applications will possibly be inoperable if they attempt to access the hardware directly.

#### New sound input/output hardware

Details on the Macintosh IIsi computer's sound system implementation are provided in Chapter 5 in the section "Sound Interface." The Macintosh IIsi computer uses the Apple Sound Chip (ASC) to provide sound output and four-voice synthesis. The sound circuitry has also been enhanced to provide a sound input capability. If your application uses the Sound Manager calls and does not try to access the ASC hardware directly, it will work as documented.

#### No on-board mathematics coprocessor (FPU)

The Macintosh IIsi does not include an FPU as a standard feature. The FPU is available, however, on the 68030 Direct Slot and NuBus adaptor cards. Either of these optional cards may be purchased from an Apple dealer. For more information on the FPU, refer to Chapter 6, "Expansion Interface." Application software should not assume that the Macintosh IIsi has an FPU simply because it uses a 68030 microprocessor. To ensure that your application is compatible with the Macintosh IIsi and future Macintosh computers that do not have FPUs, use the Gestalt Manager (the successor to SysEnvirons). Using the Gestalt manager allows you to determine the exact configuration of the machine you are running on. If the application is provided in two versions, one that uses SANE<sup>®</sup> (Standard Apple Numerics Environment) software and another that requires the FPU hardware to perform its numeric calculations, or if it makes a conditional branch to execute floating-point instructions directly, then your application should check first for the presence of an FPU. The following pseudocode shows the correct way to check for an FPU:

```
IF I require an FPU THEN
Call Gestalt Manager
IF FPU is present THEN
FPU_Present=True
END IF
```

### **Color compatibility**

You should not limit your new color applications to working on only the current version of the Macintosh IIsi. Instead, you should design your software so that it is capable of working with other display devices that could eventually be supported by the Macintosh IIsi and future Macintosh computers. Apple has defined high-level calls and documented data structures for determining characteristics of display devices. These calls are documented in the "Graphics Devices" section of *Inside Macintosh*, Volume V. Taking advantage of these calls and data structures will increase the functionality, flexibility, and longevity of your programs. The Macintosh IIsi computer's 32-bit color QuickDraw<sup>™</sup> is further documented in the 32-bit QuickDraw release notes, and in Developer Technical Support's Technical Note #275.

Your application should use the Gestalt Manager (included in system software version 6.0.4 and later) to determine the resolution and size of the attached monitor. You can make sure your application will be compatible with future computers by designing it to check explicitly for each required feature.

### 10 Macintosh IIsi Developer Note

# Chapter 2 Address Mapping

The Macintosh IIsi computer uses a memory-mapping scheme that is implemented by a custom integrated circuit called the Memory Decode Unit. The memory map controlled by the MDU is described in this chapter.

### **Address space**

The address space is decoded by the Memory Decode Unit (MDU). On power-up, ROM is mapped by the MDU to physical location \$0000 0000. This mapping enables the starting address retrieved by the 68030 on reset to be stored in ROM. After the first access to the true ROM address space (\$4000 0000 through \$4FFF FFFF), the normal memory map is imposed by the MDU. The only change from one map to the other is that in the power-up map, ROM is selected for addresses \$0000 0000 through 3FFF FFFF, whereas the normal map selects RAM for that address space, as shown in Figure 2-1.

### Programmable memory management

Memory mapping is performed by the MMU (memory management unit), whose function is built into the 68030 microprocessor. Having the MMU function built into the microprocessor saves one wait state over the use of an external 68851 Paged Memory Management Unit (PMMU) or Apple Hochsprung Memory Management Unit (HMMU) with the 68020 microprocessor on the Macintosh II. However, the 68030 on-chip MMU provides only a subset of the 68851 coprocessor's capabilities. The 68030 allows memory management that is required when running virtual memory systems such as A/UX<sup>®</sup>.

Software determines the memory size at power-on and compiles a table describing the current memory configuration. The MMU is then programmed based on this table to provide contiguous logical memory from the potentially noncontiguous physical segments in Banks A and B.

### The memory map

The memory map is designed to allow existing Macintosh software to use a

24-bit address mode and new software to use the full 32-bit address space. The memory map is implemented as a simple direct mapping, as shown in Figure 2-2 and Table 2-1. The memory maps are set up by the 68030 microprocessor's on-chip MMU. Note that this memory mapping scheme maps the video frame buffer into the NuBus super slot space.

### Figure 2-1

### The physical memory maps

| Maj<br>(befc<br>\$4000 | p on Power-up<br>ore first access to<br>0000-\$4FFF FFFF) | 6 10000                                  | 0000                         | Normal Map<br>(after first access to<br>\$4000 0000-\$4FFF FFFF)            |
|------------------------|-----------------------------------------------------------|------------------------------------------|------------------------------|-----------------------------------------------------------------------------|
| NuBus Slot Space       |                                                           | \$ 10000                                 | 0000                         | NuBus Slot Space                                                            |
| Reserved NuBus Slot S  | (No device assigned)<br>(Slots 4 - 6)<br>Super<br>pace    | \$ F100<br>\$ F000<br>\$ C000<br>\$ 9000 | 0000<br>0000<br>0000<br>0000 | Reserved (No device assigned)<br>(Slots 4 - 6)<br>NuBus Super<br>Slot Space |
| Expansion I/O Space    |                                                           | \$ 6000                                  | 0000                         | Expansion I/O Space                                                         |
| I/O Devices            |                                                           | \$ 5300<br>\$ 5000                       | 0000<br>0000                 | I/O Devices                                                                 |
| Reserved ROM Space     |                                                           |                                          |                              | Reserved ROM Space                                                          |
|                        | (32m Bytes)                                               | \$ 4200                                  | 0000                         | (32m Bytes)                                                                 |
| ROM                    | (8M Bytes)                                                | \$ 4800<br>\$ 4020                       | 0000                         | (8M Bytes)                                                                  |
|                        | (2M Bytes)                                                | \$ 4010                                  | 0000                         | (2M Bytes) ROM                                                              |
|                        | (1M Bytes)                                                | \$ 4008                                  | 0000                         | (IM Bytes)                                                                  |
|                        | (512k Bytes)                                              | \$ 4000                                  | 0000                         | (512k Bytes)                                                                |
| More Images of ROM     |                                                           | \$ 0800<br>\$ 0500                       | 0000<br>0000                 | Reserved RAM Space<br>(64M Bytes)                                           |
|                        |                                                           | \$ 0440                                  | 0000                         | (10M Bytes) RAM<br>-(4M Bytes) Bank B                                       |
|                        |                                                           | \$ 0410<br>\$ 0400                       | 0000                         | (1M Bytes)                                                                  |
|                        | (32M Bytes)                                               | \$ 0200                                  | 0000                         | (64M Bytes)                                                                 |
| of RC                  | Image<br>DM<br>(16M Bytes)                                | \$ 0100                                  | 0000                         | RAM                                                                         |
|                        | (4M Bytes)                                                | \$ 0040<br>\$ 0010                       | 0000<br>0000                 | (16M Bytes) Bank A                                                          |
|                        | (1M Bytes)                                                | \$ 0008                                  | 0000                         | (SIMMS 1-4)<br>(1M Bytes)                                                   |
| (512M Bytes)           |                                                           | \$ 0000                                  | 0000                         | Video Screen Buffer                                                         |

| Usage       |                   | 24 bit Address Range |      |             | 32 bit Address Range |             |
|-------------|-------------------|----------------------|------|-------------|----------------------|-------------|
|             |                   | from                 |      | to          | from                 | to          |
| RAM         |                   | \$xx00               | 0000 | \$xx7F FFFF | \$0000 0000          | \$07FF FFFF |
| ROM         |                   | \$xx80               | 0000 | \$xx8F FFFF | \$4000 0000          | \$400F FFFF |
| NuBus/030   | slot NuBus        | \$xx90               | 0000 | \$xx9F FFFF | \$F900 0000          | \$F90F FFFF |
| Address \$9 |                   |                      |      |             |                      |             |
| 030 slot    | NuBus Address \$A | \$xxA0               | 0000 | \$xxAF FFFF | \$FA00 0000          | \$FA0F FFFF |
| 030 slot    | NuBus Address \$B | \$xxB0               | 0000 | \$xxBF FFFF | \$FB00 0000          | \$FB0F FFFF |
| not used    |                   | \$xxC0               | 0000 | \$xxCF FFFF | \$FC00 0000          | \$FC0F FFFF |
| not used    |                   | \$xxD0               | 0000 | \$xxDF FFFF | \$FD00 0000          | \$FD0F FFFF |
| on-board    | NuBus Address \$E | \$xxE0               | 0000 | \$xxEF FFFF | \$FE00 0000          | \$FE0F FFFF |
| video       |                   |                      |      |             |                      |             |
| I/O Space   |                   | \$xxF0               | 0000 | \$xxFF FFFF | \$5000 0000          | \$500F FFFF |

• Table 2-1 24-bit-to-32-bit mapping mode



#### • Figure 2-2 24- and 32-bit address spaces

# Chapter 3 The Memory Interface

This chapter provides the electrical and physical details of the RAM and ROM memory implementation in the Macintosh IIsi computer.

### **RAM** interface

The random-access memory (RAM) interface on the main logic board is designed to support from 1 MB to 65 MB of RAM. The interface uses the /STERM synchronization memory termination signal to support burst-read mode, a mode which allows a 5-clock initial access followed immediately by three 2-clock accesses. The first 1 MB of RAM is soldered onto the main logic board and is called Bank A. The Bank A memory consists of eight 256K x 4 DRAMs with fast page mode capability. On-board video operates out of Bank A. Expansion RAM is supplied by four Single Inline Memory Module (SIMM) sockets and is called Bank B. The Bank B expansion memory can contain either four 256 KB SIMMs (made from 1-Mbit fast page mode parts), four 1 MB SIMMs, four 4 MB SIMMs, or four 16 MB SIMMs. (For increased noise immunity, only a four layer printed circuit board should be used for the expansion RAM SIMM.) The Bank A main logic board RAM cannot be changed in the field. See Figure 3-1 for currently available RAM configurations.

Each bank of RAM is decoded into one of two fixed contiguous 64 MB address spaces. Since these banks are at fixed physical locations (see Figure 2-1), the overall RAM address space will not be contiguous. Bank A occupies physical addresses \$0000 0000 to \$03FF FFFF and Bank B occupies physical addresses \$0400 0000 to \$07FF FFFF. Unless

16-Mbit DRAMs are used in a bank of memory, some part of the 64 MB address space will be unused. Such space will wrap, containing multiple images of the existing RAM in that bank's address space. For example, with 1 MB of RAM soldered on the main logic board (Bank A), addresses \$0000 0000 to \$000F FFFF contain the normal image, \$0001 0000 to \$0001 FFFF contain the second image, and so on, with a total of 63 copies of the normal 1 MB address range. This address wrapping allows the ROM to determine how much memory is present in each bank.



*NOTE:* 256KB SIMMs will be made from 256K x 4 fast page mode DRAM parts (1-MBit technology).

### Use of RAM by the video

If the on-board video is used, the main logic board RAM (Bank A) is used as the frame buffer. The RBV's frame buffer is variable in size, depending on the currently selected bit depth and the size of the video monitor plugged into the on-board video port. The RBV requires only the amount of memory necessary to hold the contents of the screen; the RBV uses no additional memory for the frame buffer. Software (by either default or previous selection by the user) determines the maximum video bit depth to be made available at startup and sets aside that memory for video. If the user selects a bit depth smaller than this maximum, operating system software may make use of the additional space.

The RBV requests memory in bursts, and the MDU passes the data from memory, automatically incrementing a pointer to the current location in the frame buffer. The RBV tells the MDU to reset this pointer at the end of a screen, and the MDU sets the frame buffer pointer back to physical address \$0000 0000. (All addresses used by the MDU must be physical because all logical memory mapping is performed by the 68030 microprocessor's on-board MMU.)

The operating system may map this region of memory elsewhere in order to make it look like any other video device. The video memory in the Macintosh IIsi computer is mapped to occupy NuBus super slot logical address space (\$E) so it can be treated like a NuBus card. The operating system decides at startup how much of Bank A to devote to video and how much to map to the normal RAM address space.

Video accesses affect only Bank A memory access because the data bus between the RAM banks can be disconnected by a bus buffer, as shown in Figure 3-2. This fact allows the RBV to fetch data from Bank A without interrupting CPU access to Bank B or to I/O devices. The MDU accesses each bank of RAM independently, so it can decode addresses for the CPU and the RBV at the same time without interference.

For clarity, only the necessary components are illustrated in Figure 3-2.



### DRAM requirements and refresh

The RAM interface requires 100 nanoseconds Row Address Strobe (RAS) access time DRAMs and 25 nanosecond Column Access Strobe (CAS) access time DRAMs with /CAS before /RAS refresh and fast page mode. Table 3-1 gives more detailed DRAM specifications. The expansion DRAMs must be mounted on 30-pin SIMMs with bypass capacitors. Table 3-2 shows the pinout for the SIMMs and the connections made to the processor bus. Figure 3-3 is a diagram of a RAM SIMM.

• Table 3-1 DRAM access time requirements

| RAS Access Time | 100 ns           |  |  |  |
|-----------------|------------------|--|--|--|
| CAS Access Time | 25 ns            |  |  |  |
| Access Type     | Fast Page Mode   |  |  |  |
| Refresh Type    | /CAS before /RAS |  |  |  |
| Refresh Period  | 15.6 µs          |  |  |  |
|                 |                  |  |  |  |

r=
• Table 3-2 8-bit DRAM SIMM pinout

| Pin # | SIMM     | Processor bus                           | Pin # | SIMM     | Processor bus                           |
|-------|----------|-----------------------------------------|-------|----------|-----------------------------------------|
|       | function | function                                |       | function | function                                |
| 1     | +5V      | +5V                                     | 16    | DQ4      | D4, D12, D20, or                        |
| D28   |          |                                         |       |          |                                         |
| 2     | /CAS     | /CASLL, /CASLM,                         | 17    | RA8      | A19 <sub>RAS</sub> , A18 <sub>CAS</sub> |
|       |          | /CASUM, or /CASUU                       | 18    | RA9      | A21 <sub>RAS</sub> , A20 <sub>CAS</sub> |
| 3     | DQ0      | D0, D8, D16, or D24                     | 19    | RA10     | A23 <sub>RAS</sub> , A22 <sub>CAS</sub> |
| 4     | RA0      | A6 <sub>RAS</sub> , A2 <sub>CAS</sub>   | 20    | DQ5      | D5, D13, D21, or                        |
| D29   |          |                                         |       |          |                                         |
| 5     | RA1      | A7 <sub>RAS</sub> , A3 <sub>CAS</sub>   | 21    | /WE      | RAMRW                                   |
| 6     | DQ1      | D1, D9, D17, or D25                     | 22    | +5V      | +5V                                     |
| 7     | RA2      | A8 <sub>RAS</sub> , A4 <sub>CAS</sub>   | 23    | DQ6      | D6, D14, D22, or                        |
| D30   |          |                                         |       |          |                                         |
| 8     | RA3      | A9 <sub>RAS</sub> , A5 <sub>CAS</sub>   | 24    | RA11     | A24 <sub>RAS</sub> , A25 <sub>CAS</sub> |
| 9     | GND      | GND                                     | 25    | DQ7      | D7, D15, D23, or                        |
| D31   |          |                                         |       |          |                                         |
| 10    | DQ2      | D2, D10, D18, or D26                    | 26    | NC       | NC                                      |
| 11    | RA4      | A11 <sub>RAS</sub> , A10 <sub>CAS</sub> | 27    | /RAS     | /RAS0 or /RAS1                          |
| 12    | RA5      | A13 <sub>RAS</sub> , A12 <sub>CAS</sub> | 28    | NC       | Pullup to +5V                           |
| 13    | DQ3      | D3, D11, D19, or D27                    | 29    | NC       | NC                                      |
| 14    | RA6      | A15 <sub>RAS</sub> , A14 <sub>CAS</sub> | 30    | +5V      | +5V                                     |
| 15    | RA7      | A17 <sub>RAS</sub> , A16 <sub>CAS</sub> |       |          |                                         |

• Figure 3-3

RAM SIMM diagram



RAM refresh is performed by the MDU with /CAS before /RAS cycles. The refresh cycles are six CPU clocks long. Refresh is initiated at the same time in both banks of RAM every 15.6 microseconds; however, it continues independently in each bank so that if it must be held off until the completion of a CPU or video access in one bank, the other bank's refresh is not also held off. Refresh does not affect the processor at all if the processor is addressing anything except RAM.

### **ROM** interface

The first production units of the Macintosh IIsi will use a 512 KB ROM SIMM module rather than having ROM soldered to the main logic board. Later units will also have a 512 KB ROM but it will be provided by a 4-Mbit device soldered to the main logic board. The device is 256K x 16 bits in a 44-pin quad flat pack. The board has the capacity for 1 MB of soldered RAM but only half of this capacity is used. Future ROM upgrades are accommodated with a single SIMM socket.

The Macintosh IIsi computer accesses ROM in five clock cycles. The MDU does not support burst reads in the ROM address space.

The ROM SIMM uses a 64-pin SIMM socket that is based on 0.05 inch spacings. This configuration provides a single SIMM only 0.2 inches wider than the 30-pin SIMM used for RAM. Since the ROM SIMM does not fit the RAM SIMM, inadvertent interchange is not a problem. Table 3-3 provides a pinout of the 64-pin ROM SIMM.

| Pin number | Description | Pin number | Description |
|------------|-------------|------------|-------------|
| 1          | +5V         | 33         | A10         |
| 2          | A0          | 34         | A11         |
| 3          | A1          | 35         | A12         |
| 4          | A2          | 36         | A13         |
| 5          | A3          | 37         | A14         |
| 6          | A4          | 38         | A15         |
| 7          | A5          | 39         | A16         |
| 8          | A6          | 40         | A17         |
| 9          | A7          | 41         | A18         |
| 10         | GND         | 42         | A19         |
| 11         | GND (/CS0)  | 43         | A20         |
| 12         | /ROMOE      | 44         | A21         |
| 13         | +5V         | 45         | A22         |
| 14         | D0          | 46         | A23         |
| 15         | D1          | 47         | D16         |
| 16         | D2          | 48         | D17         |
| 17         | D3          | 49         | D18         |
| 18         | D4          | 50         | D19         |
| 19         | D5          | 51         | D20         |
| 20         | D6          | 52         | D21         |
| 21         | D7          | 53         | D22         |
| 22         | D8          | 54         | D23         |
| 23         | D9          | 55         | D24         |
| 24         | D10         | 56         | D25         |
| 25         | D11         | 57         | D26         |
| 26         | D12         | 58         | D27         |
| 27         | D13         | 59         | D28         |
| 28         | D14         | 60         | D29         |
| 29         | D15         | 61         | D30         |
| 30         | GND         | 62         | D31         |
| 31         | A8          | 63         | +5V         |
| (/CS1)     |             |            |             |
| 32         | A9          | 64         | GND         |

• Table 3-3 64-pin ROM SIMM pinout

# Chapter 4 The Video Interface

The Macintosh IIsi computer, like the Macintosh IIci computer, incorporates video on the main logic board. The on-board video supports many of the Apple Macintosh video monitors. The electrical and physical specifications for the Macintosh IIsi computer's onboard video are provided in this chapter.

### **On-board video**

In addition to the existing NuBus video options, a new video solution has been built into the Macintosh IIsi computer, supporting the Macintosh II 12-inch B&W, 12-inch and

13-inch RGB monitors and the 15-inch B&W portrait monitor. The 12-inch and 13-inch monitors are supported at up to 8 bits per pixel (256 colors or shades of gray) and the

15-inch portrait monitor is supported at up to 4 bits per pixel (16 grays).

The video signals are generated by the Apple custom RAM-Based Video (RBV) chip and are driven through a combination color lookup table (CLUT) and video digital to analog converter (VDAC) chip. Each monitor identifies itself by grounding certain pins on the RBV causing it to automatically select the appropriate pixel clock and sync timing parameters. See "Video Cables" later in this chapter for cable wiring details.

When an unknown monitor (or no monitor) is plugged in, on-board video is halted. As shown in Table 4-1, the monitor.ID bits can specify eight possible combinations, each of which may indicate a particular monitor.

• Table 4-1 Monitor ID values

|        | MON<br>ID3 | MON<br>ID2 | MON<br>ID1 | Monitor<br>selected             |
|--------|------------|------------|------------|---------------------------------|
|        | 0          | 0          | 0          | Unsupported monitor (video      |
| halter | 4)         | 0          | 0          | Unsupported morntor (video      |
| mance  | 0          | 0          | 1          | 15" B & W Portrait monitor      |
|        | 0          | 1          | 0          | 12" RGB monitor                 |
|        | 0          | 1          | 1          | Unsupported monitor (video      |
| halted | d)         |            |            |                                 |
|        | 1          | 0          | 0          | Unsupported monitor (video      |
| halted | d)         |            |            | • -                             |
|        | 1          | 0          | 1          | Reserved for use by Apple       |
|        | 1          | 1          | 0          | Macintosh II 12" B & W, 13" RGB |
|        | 1          | 1          | 1          | No external monitor (video      |
| halted | 1)         |            |            |                                 |
|        |            |            |            |                                 |

The RBV and Bank A of DRAM share a separate RAM data bus that can be connected to or disconnected from the CPU data bus by the bus buffers (see "Use of RAM by the Video" in Chapter 3). Data stored in Bank A of system DRAM is used by the RBV to feed a constant stream of video data to the display monitor during the live video portion of each horizontal screen line. The RBV asks the MDU for data as it is needed; the MDU responds by disconnecting the RAM data bus from the CPU data bus and performing an eight-longword DMA (direct-memory access) burst read from RAM while clocking the read data into the RBV FIFO (first in, first out) buffer.

If a video burst is in progress, a CPU access to RAM Bank A is delayed, effectively slowing down the CPU. This effect is more pronounced for the larger monitors and for more bits per pixel. Note that only accesses to RAM Bank A are affected by video. The optional Bank B of DRAM connects directly to the CPU data bus, and the CPU has full access to this bank at all times, as it does to ROM and the I/O devices. Figure 4-1 shows the time spent displaying video (labeled "Live video time") and the time spent during blanking when no video memory accesses are occurring (labeled "Horizontal blanking time" and "Vertical blanking time").

• **Figure 4-1** Video timing



The RBV knows nothing about screen mapping or video addresses. Likewise, the MDU knows nothing about video. Each simply follows a protocol for passing data. The RBV drives certain signals based on the monitor indicated by the monitor ID bits (see Table 4-2). The monitor asserts its monitor ID (MON.ID1–3) by grounding lines for 0's and leaving no connects for 1's. The video signal sync timing for monitors supported by the Macintosh IIsi computer is shown in Figure 4-2. Figures 4-3 through 4-5 show the horizontal and vertical signal timing for these monitors. • Table 4-2 RBV signal descriptions

|    | MON ID      | Monitor      | Signals      | Signals      | Cols/ | Dot Clock/  | Line/         |       |
|----|-------------|--------------|--------------|--------------|-------|-------------|---------------|-------|
|    | Frame/      |              |              |              |       |             |               |       |
|    | 321         | selected     | driven       | stopped      | Rows  | Dot         | Rate          | Rate  |
|    | 001         | 15" Portrait | VID.OUT(0-7) | /CSYNC = 1   | 640   | 17.457 ns   | 14.52 µs      | 13.33 |
| ms |             |              |              |              |       |             |               |       |
|    |             |              | /CBLANK      |              | 870   | 57.2832 MHz | 68.850 KHz    | z 75  |
| Hz |             |              |              |              |       |             |               |       |
|    |             |              | /HSYNC       |              |       |             |               |       |
|    |             |              | /VSYNC       |              |       |             |               |       |
|    | 010         | 12" RGB      | VID.OUT(0-7) | /HSYNC = 1   | 512   | 63.83 ns    | $40.85~\mu s$ | 16.63 |
| ms |             |              |              |              |       |             |               |       |
|    |             |              | /CBLANK      | /VSYNC = 1   | 384   | 15.6672 MHz | 24.48 KHz     | 60.15 |
| Hz |             |              |              |              |       |             |               |       |
|    |             |              | /CSYNC       |              |       |             |               |       |
|    | $1\ 1\ 0$   | 12" B/W      | VID.OUT(0-7) | /HSYNC = 1   | 640   | 33.07 ns    | $28.57~\mu s$ | 15.00 |
| ms |             |              |              |              |       |             |               |       |
|    |             | 13" RGB      | /CBLANK      | /VSYNC = 1   | 480   | 30.2400 MHz | 35.0 KHz      | 66.67 |
| Hz |             |              |              |              |       |             |               |       |
|    |             |              | /CSYNC       |              |       |             |               |       |
|    | 000         | Video halted | None         | VID.OUT(0-7) | = 1's |             |               |       |
|    | $1 \ 0 \ 0$ |              |              | / CBLANK = 0 |       |             |               |       |
|    | $0\ 1\ 1$   |              |              | /CSYNC = 1   |       |             |               |       |
|    | 111         |              |              | /HSYNC = 1   |       |             |               |       |
|    |             |              |              | /VSYNC = 1   |       |             |               |       |



#### • Figure 4-2 Video signal sync timing

#### NOTES:

- 1. All signals change on the rising edge of the dot clock.
- 2. Signals with names in mixed case are used inside the RBV and are not available on output pins.
- 3. The width of the pulse on /CSYNC during /VSYNC low is the same width as the /HSYNC pulse (and therefore the width of the pulse on /CSYNC during /VSYNC high).
- 4. For the 12-inch RGB, 13-inch RGB, and 12-inch B&W monitors, and 15-inch B&W Portrait monitor, both edges of /VSYNC coincide with /HSYNC falling.

• Figure 4-3 Video signal timing for the Apple 13-inch RGB and 12-inch B & W monitors



All timings are derived from the dot clock and have the same tolerance.

• **Figure 4-4** Video signal timing for the Apple 15-inch B & W portrait monitor.



All timings are derived from the dot clock and have the same tolerance.





All timings are derived from the dot clock and have the same tolerance

### Video cables

The video connector on the back of the Macintosh IIsi computer is a DB-15, as shown in Figure 4-6. The connector on the monitor will be either a DB-15 (for the 12-inch B&W,

12-inch RGB, and 13-inch RGB monitors) as shown in Figure 4-7, or a D-25 (for the 15-inch Portrait monitor), as shown in Figure 4-8. The DB-15 monitor connector pin numbers are the same as the Macintosh IIsi computer pin numbers, pin for pin.

• Figure 4-6 DB-15 video connector on the Macintosh IIsi computer



• Figure 4-7 DB-15 video connector on the monitor



• Figure 4-8 D-25 video connector on the monitor



The video connector pinouts for each monitor supported by the Macintosh IIsi computer are listed in Table 4-3. Table 4-4 gives the pin-to-pin connections for the cable used to connect the Portrait monitor to the Macintosh IIsi computer.

| Pin  | Signal    | Description       | 12" B&W,  | 12" RGB   | 15" B&W   |
|------|-----------|-------------------|-----------|-----------|-----------|
|      | _         | _                 | 13" RGB   |           |           |
| 1    | RED.GND   | Red Video Ground  | RED.GND   | RED.GND   | n.c.      |
| 2    | RED.VID   | Red Video         | RED.VID   | RED.VID   | n.c.      |
| 3    | /CSYNC    | Composite Sync    | /CSYNC    | /CSYNC    | n.c.      |
| 4    | MON.ID1   | Monitor ID, Bit 1 | ID1.GND   | ID1.GND   | n.c.      |
| 5    | GRN.VID   | Green Video       | GRN.VID   | GRN.VID   | n.c.      |
| 6    | GRN.GND   | Green Video       | GRN.GND   | GRN.GND   | n.c.      |
|      |           | Ground            |           |           |           |
| 7    | MON.ID2   | Monitor ID, Bit 2 | n.c.      | n.c.      | ID2.GND   |
| 8    | n.c.      | no connection     | n.c.      | n.c.      | n.c.      |
| 9    | BLU.VID   | Blue Video        | BLU.VID   | BLU.VID   | BLU.VID   |
| 10   | MON.ID3   | Monitor ID, Bit 3 | n.c.      | ID3.GND   | ID3.GND   |
| 11   | C&VSYNC.  | CSYNC & VSYNC     | CSYNC.GN  | CSYNC.GN  | VSYNC.GN  |
|      | GND       | Ground            | D         | D         | D         |
| 12   | /VSYNC    | Vertical Sync     | n.c.      | n.c.      | /VSYNC    |
| 13   | BLU.GND   | Blue Video Ground | BLU.GND   | BLU.GND   | BLU.GND   |
| 14   | HSYNC.GN  | HSYNC Ground      | n.c.      | n.c.      | HSYNC.GN  |
|      | D         |                   |           |           | D         |
| 15   | /HSYNC    | Horizontal Sync   | n.c.      | n.c.      | /HSYNC    |
| Shel | CHASSIS.G | Chassis Ground    | CHASSIS.G | CHASSIS.G | CHASSIS.G |
| 1    | ND        |                   | ND        | ND        | ND        |

# • Table 4-3 Macintosh IIsi video connector and monitor cable pinouts

|                                                                                                           |                                                                                                                                                                  | $\bigcirc \underbrace{\begin{smallmatrix} 8 & 7 & 6 & 5 & 4 & 3 & 2 & 1 \\ 15 & 14 & 13 & 12 & 11 & 10 & 9 \\ \vdots & \vdots & \vdots & \vdots & \vdots & \vdots & \vdots \\ \end{smallmatrix} } \bigcirc \bigcirc$ |
|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Portrait monitor<br>D-25 pin no.                                                                          | Signal name                                                                                                                                                      | Macintosh IIsi<br>DB-15 pin no.                                                                                                                                                                                      |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>A1 (center)<br>A1 (outer)<br>A2 (center)<br>A2 (outer) | HSYNC.GND<br>/VSYNC<br>MON.ID3<br>(no wire)<br>/CSYNC<br>/HSYNC<br>VSYNC.GND<br>MON.ID2<br>MON.ID1<br>CSYNC.GND<br>BLU.VID9<br>BLU.GND13<br>GRN.VID5<br>GRN.GND6 | 14<br>12<br>10<br>8<br>3<br>15<br>11<br>7<br>11                                                                                                                                                                      |
| A3 (center)<br>A3 (outer)<br>Shell                                                                        | RED.VID2<br>RED.GND1<br>CHASSIS.GND                                                                                                                              | Shell                                                                                                                                                                                                                |

• **Table 4-4** Apple 15-inch portrait monitor cable connections

### NOTES:

- 1. The lines labeled /CSYNC and CSYNC.GND are not needed for the 15-inch portrait or larger monitors because those monitors use separate /VSYNC and /HSYNC signals. /CSYNC and CSYNC.GND are needed in the cable only for connecting a portrait monitor's NuBus video card's D-25 connector to a DB-15 connector.
- 2. Notice that CSYNC.GND and VSYNC.GND share the same pin on the DB-15 connector.
- 3. The green video and the red video coax cables are not needed for the 15-inch black & white portrait monitor.

# Chapter 5 Input/Output Interfaces

This chapter describes the input/output interface configurations used on the Macintosh IIsi computer. These include two serial ports, one external floppy disk drive port, one SCSI port, one ADB port, one sound output port, and one sound input port. In addition, the CPU communicates with the VIA1 chip and the VIA2 registers in the RBV and with the optional numerics coprocessor, if included in the system. The address map of the I/O space is shown in Figure 5-1.

This chapter describes primarily those interfaces that are unique to the Macintosh IIsi computer or are implemented through the use of new hardware. Those I/O interfaces that are the same as those in current Macintosh II–family computers are mentioned only briefly. Figure 5-1 Macintosh IIsi computer input/output address space



### SCC and SCSI interfaces

A new custom chip, Combo, combines the functions of the SCC (Serial Communications Controller) and the SCSI (Small Computer System Interface) controller in a single device. This device is completely software compatible with the SCC (85C30) and SCSI (53C80) chips it replaces.

### **SCC** interface

The SCC portion of the combination SCC/SCSI device includes two ports for serial communication. Each port can be independently programmed for asynchronous, synchronous, or AppleTalk protocols.

Two 8-pin miniature DIN connectors connect the SCC to the external world. The connectors are the same as those currently used on other Macintosh II–family computers.

Table 5-1 shows the pinouts for the serial ports.

| Pin number | Signal description |
|------------|--------------------|
| 1          | Handshake output   |
| 2          | Handshake input    |
| 3          | Transmit data –    |
| 4          | Ground             |
| 5          | Receive data –     |
| 6          | Transmit data +    |
| 7          | No connection      |
| 8          | Receive data +     |

• **Table 5-1** Serial port pinouts

### **SCSI** interface

The SCSI portion of combination SCC/SCSI device is completely compatible with the SCSI controller chip used on current members of the Macintosh II family. It is designed to support the SCSI interface as defined by the American Standards Institute (ANSI) X3T9.2 committee. In addition to the SCSI portion of the combined SCC/SCSI device, the interface consists of an internal 50-pin ribbon connector and an external DB-25 connector.

The new combination chip provides certain advantages to the SCSI interface including

- less susceptibility to noise on the bus, which could cause faulty data transactions
- internal protection that helps to reduce failures caused by ESD (electrostatic discharge)

Table 5-2 shows the pinouts for the SCSI connectors.

| Internal (50-pin) |    | External (25-pin) | Signal name |  |
|-------------------|----|-------------------|-------------|--|
| 48                | 1  | /REQ              |             |  |
| 42                | 2  | /MSG              |             |  |
| 46                | 15 | /C/D              |             |  |
| 50                | 3  | /I/O              |             |  |
| 40                | 4  | /RST              |             |  |
| 32                | 17 | / ATN             |             |  |
| 38                | 5  | / ACK             |             |  |
| 36                | 6  | /BSY              |             |  |
| 44                | 19 | /SEL              |             |  |
| 18                | 20 | /DBP              |             |  |
| 2                 | 8  | /DB0              |             |  |
| 4                 | 21 | /DB1              |             |  |
| 6                 | 22 | /DB2              |             |  |
| 8                 | 10 | /DB3              |             |  |
| 10                | 23 | /DB4              |             |  |
| 12                | 11 | /DB5              |             |  |
| 14                | 12 | /DB6              |             |  |

#### **Table 5-2** Pinouts for internal and external SCSI connectors

| 16           | 13     | /DB7              |
|--------------|--------|-------------------|
|              | 25     | TPWR              |
| All odd pins |        | 7, 9, 14, 16, 18, |
| (25 total)   | and 24 | GND               |

## **Floppy disk interface**

A single Super Woz Integrated Machine (SWIM) chip controls both the internal 3.5-inch floppy disk drive and the optional external 3.5inch floppy disk drive. The signal interface between the SWIM chip and the drives is identical to that used in other Macintosh II–family computers. Table 5-3 shows the pinout for the internal floppy disk connector. Table 5-4 shows the pinouts for the external DB-19 floppy disk connector.

| Pin number | Signal name | Signal description             |
|------------|-------------|--------------------------------|
| 1          | GND         | Ground                         |
| 2          | PH0         | Phase 0: state-control line    |
| 3          | GND         | Ground                         |
| 4          | PH1         | Phase 1: state-control line    |
| 5          | GND         | Ground                         |
| 6          | PH2         | Phase 2: state-control line    |
| 7          | GND         | Ground                         |
| 8          | PH3         | Phase 3: register-write strobe |
| 9          | n.c.        | Not connected                  |
| 10         | /WRREQ      | Write data request             |
| 11         | +5V         | +5 volts                       |
| 12         | SEL         | Head select                    |
| 13         | +12V        | +12 volts                      |
| 14         | /ENBL       | Drive enable                   |
| 15         | +12V        | +12 volts                      |
| 16         | RD          | Read data                      |
| 17         | +12V        | +12 volts                      |

| - | Table 5-3 | Pinout | for | internal | floppy | disk | connector |
|---|-----------|--------|-----|----------|--------|------|-----------|
|---|-----------|--------|-----|----------|--------|------|-----------|

| 18 | WR   | Write data    |
|----|------|---------------|
| 19 | +12V | +12 volts     |
| 20 | n.c. | Not connected |

| Pin number | Signal name | Signal description             |
|------------|-------------|--------------------------------|
| 1          | GND         | Ground                         |
| 2          | GND         | Ground                         |
| 3          | GND         | Ground                         |
| 4          | GND         | Ground                         |
| 5          | n.c.        | Not connected                  |
| 6          | +5V         | +5 volts                       |
| 7          | +12V        | +12 volts                      |
| 8          | +12V        | +12 volts                      |
| 9          | n.c.        | Not connected                  |
| 10         | +5v         | +5 volts                       |
| 11         | PH0         | Phase 0: state-control line    |
| 12         | PH1         | Phase 1: state-control line    |
| 13         | PH2         | Phase 2: state-control line    |
| 14         | PH3         | Phase 3: register-write strobe |
| 15         | /WRREQ      | Write data request             |
| 16         | SEL         | Head select                    |
| 17         | /ENBL2      | External drive enable          |
| 18         | RD          | Read data                      |
| 19         | WR          | Write data                     |

• Table 5-4 Pinout for external DB-19 floppy disk connector

### Versatile Interface Adapter (VIA) interface

The Macintosh IIsi computer's hardware includes a VIA1 and a virtual VIA2 to maintain compatibility with existing Macintosh software. Several bits in VIA1 have been redefined to allow the ROM to distinguish between different computers. Although VIA2 is not a physical device on the main logic board, its functions are provided by the RBV circuitry. These VIA2 functions include decoding of the expansion slot interrupts, two SCSI interrupts, and the sound subsystem interrupt; blocking NuBus accesses to RAM; and decoding NuBus transaction errors.

### Sound interface

The sound interface on the Macintosh IIsi computer has been enhanced to include not only stereo sound output but also monaural sound input. A microphone and RCA adaptor plug are shipped with the Macintosh IIsi computer to facilitate the use of the sound input feature.

### Sound output

The sound output circuitry provides sound and four-voice synthesis compatible with the Macintosh II family. It consists of the Apple Sound Chip (ASC) and two Sony sound chips to filter the pulsewidth-modulated signal and drive the on-board speaker or external stereo microphone jack, as was done on the Macintosh II, Macintosh IIx, Macintosh IIcx, and Macintosh IIci computers.

### Sound input

The sound input circuitry consists of an input jack, an audio filter/preamplifier, a FIFO buffer memory to store the digitized data, and control logic to allow software to control the circuitry.

The main advantage of the Macintosh IIsi computer's built-in sound input over external sound input solutions is that the Macintosh IIsi sound circuit is interrupt driven and is buffered by a large FIFO buffer memory; therefore, less of the computer's bandwidth is required for sound input.

### ADB microcontroller

The Macintosh IIsi computer uses a new custom microprocessor that integrates the functions of the ADB controller, RTC (real-time clock), PRAM (parameter RAM), soft power control, power-on reset, keyboard reset, and NMI (nonmaskable interrupt). In previous Macintosh models, these functions were provided by separate devices on the main logic board. Some new functions supported by the ADB microcontroller include programmable wakeup and file server mode.

#### **ADB** interface

The ADB is a single-master, multiple-slave serial communication bus, with asynchronous protocol, that connects keyboards, graphics tablets, mouse devices, and so on, to the Macintosh IIsi computer. The custom ADB microcontroller drives the bus and reads status from the selected external device. A 4-pin miniature-DIN connector connects the ADB controller to the outside world. Table 5-5 lists the connector pinout.

#### Table 5-5 ADB connector pinout

| Pin number                                              | Name          | Description                               |  |  |  |
|---------------------------------------------------------|---------------|-------------------------------------------|--|--|--|
| 1                                                       | Data          | This bidirectional data bus is used for   |  |  |  |
| input and output.                                       |               | It is pulled up to +5 V                   |  |  |  |
| through a 47                                            | 0-ohm resiste | or and is an open collector               |  |  |  |
| type signal.                                            |               |                                           |  |  |  |
| 2                                                       | Power on      | This pin is momentarily grounded to pin 4 |  |  |  |
| to turn on th                                           | ie            | power supply to the                       |  |  |  |
| Macintosh II                                            | si computer.  | This line is filtered by an               |  |  |  |
| inductor in series and a .01-microfarad                 |               |                                           |  |  |  |
| capacitor to ground. A 100-kilohm resistor to the power |               |                                           |  |  |  |
|                                                         |               | supply's +5-V trickle current is also     |  |  |  |
| connected to                                            | this          | signal. The +5-V trickle                  |  |  |  |
| remains even                                            | n when the c  | omputer is turned off, as                 |  |  |  |
| long as it is plugged in. (Power should                 |               |                                           |  |  |  |
|                                                         | never be dra  | wn through this pin.)                     |  |  |  |

| 3           | Power   | This is +5 volts from the computer. A 1- |
|-------------|---------|------------------------------------------|
| ampere fuse |         | at the output satisfies safety           |
| require     | ements. |                                          |
| 4           | Return  | This is the ground from the computer.    |

### Real-time clock and parameter RAM

The custom ADB microcontroller provides the functions of the RTC and the PRAM. The microcontroller includes a 32-bit counter that operates similarly to the RTC chip used in other members of the Macintosh II family. A trickle power supply or battery allows the ADB microcontroller to continue counting and preserves the PRAM data even when the Macintosh IIsi computer is turned off or unplugged.

Access to the RTC or PRAM is different from previous Macintosh computers. It is accomplished through modified ADB style commands. Software that uses the existing driver routines to gain access to the RTC and the PRAM will continue to work on the Macintosh IIsi computer without any problems. However, any software that attempted to address the hardware directly will not work.

#### **Power control**

The custom ADB microcontroller also integrates soft power control and power-on reset functions similar to those provided by the Macintosh IIcx and Macintosh IIci computers.

#### Soft power control

I/O ports and software on the ADB microcontroller poll inputs from the keyboard power switch or the rear-panel power switch and control the power supply through the power fail warning (PFW) signal to the power supply and the expansion interface.

Even when power is off, the power supply maintains a +5-V trickle output that allows the microcontroller to poll the keyboard and rearpanel power switches. If either switch is pressed, the PFW signal goes high, causing power to be turned on within 2 seconds. You can use a screwdriver or coin to lock the rear-panel power switch in the on position, so that if the Macintosh IIsi computer loses AC power, it will automatically turn itself back on. This feature is important because it allows machines used as files servers to automatically recover after power failures. Pressing the rear-panel power switch when the computer is on generates a hard off that turns the Macintosh IIsi computer off after 2 milliseconds without notifying software. An automatic power on can also be programmed by the software.

The power off function is controlled by software. Using the menu command "Shutdown" causes software to send a special command that enables the ADB microcontroller to pull PFW low, causing a power supply shutdown. This gives the Macintosh IIsi computer sufficient time to complete pending activity before AC power is removed.

#### **Power-on reset**

When the ADB microcontroller turns the power supply on, it also asserts the Reset and Test signals. The Test signal, which has a shorter time constant than Reset, is used to reset the MDU. It allows the gate array to initialize the RAM controller and the I/O decode circuits before the processor attempts to execute any cycles. The Reset signal, which goes to the 68030 and other I/O devices, has a longer time constant than Test and allows the processor to stabilize before executing any cycles.

### Keyboard reset and NMI

There are no external reset or NMI switches (commonly referred to as programmers switches) on the Macintosh IIsi computer. These functions are now controlled from the keyboard by the custom ADB microprocessor.

NMI is a diagnostic signal that enables the debugging software to halt execution of an application and change to a debugger for low-level software and hardware testing. You can assert the NMI signal by pressing the Command key and the power button at the same time. The NMI feature is turned off initially. It must be turned on (using a new cdev) before it can be asserted. The assumption is that most users are not programmers.

You can assert a hard reset, identical to a power-on reset, by pressing the Command key, Control key, and power button at the same time. The NMI and Reset key sequences were chosen for compatibility with currently existing Macintosh utility software.

*Note:* You must hold down the above sequences of keys for at least 1 second to allow the microcontroller enough time to respond to the NMI or hard-reset signal.

### Network booting

The Macintosh IIsi computer is designed to provide future support for network booting (for example, starting up from a file server rather than an internal disk drive). You can use the Control Panel to set a flag in the ADB microcontroller that causes the system to start up over a communications network such as Ethernet or LocalTalk<sup>®</sup>. This feature is particularly useful in classroom situations where everyone has to start up from the same system image.

### Programmable wakeup

The ADB microprocessor includes a function that allows setting of a wakeup time, causing the Macintosh IIsi computer to automatically power up at a specified time and perform an operation. These wakeup flags are contained in the code of the ADB microcontroller and are controlled by software.

### 52 Macintosh IIsi Developer Note

# Chapter 6 Expansion Interface

The Macintosh IIsi computer offers a choice of two different methods of expansion. Using the 120-pin expansion connector on the main logic board and an adaptor card, you can configure the Macintosh IIsi computer for a 68030 Direct Slot or as a NuBus slot. Each configuration requires its own unique adaptor card. Both adaptor cards include 68882 floating-point units for numeric coprocessing. If customers want numeric coprocessing but don't care about expansion, they still have to use an adaptor card. Both adapter cards are user installable. This chapter describes the Macintosh IIsi computer's expansion interfaces and compares them to the expansion interfaces used on other Macintosh computers.

### **Processor-direct expansion interface**

A 68030 Direct Slot adaptor kit, available from an authorized Apple dealer, allows a customer to install an existing Macintosh SE/30 processor-direct slot expansion card in the Macintosh IIsi computer and have it work exactly as it does in the Macintosh SE/30 computer, provided that the expansion card is able to operate at the Macintosh IIsi clock speed of 20 MHz. If it cannot, the expansion card developer must revise the card to be clock speed independent before it can be used in a Macintosh IIsi computer. Also, any new or revised cards should be designed to use 32-bit rather than 24-bit addressing.

### Physical implementation of the 68030 Direct Slot adaptor kit

The 68030 Direct Slot adaptor card includes two 120-pin connectors. One is a plug connector that mates with the Euro-DIN 120-pin socket connector located on the left side (looking from the front) of the computer's main logic board. The adaptor card mounts vertically in this connector. The other connector on the adaptor card is a 120-pin socket connector (the same as the main logic board connector) into which the expansion card is installed. The expansion card is mounted horizontally over the main logic board. The adaptor kit includes a snap-in bracket that mounts to the power supply frame to support the expansion card and secure it to the machine. Figure 6-1 is a sketch showing a processor-direct slot expansion card and its adaptor card installed on the main logic board of a Macintosh IIsi computer. • Figure 6-1 Installing a PDS card and adaptor on the Macintosh IIsi main logic board



### External connections for the PDS expansion card

The design of the Macintosh IIsi computer allows the use of existing hardware to connect an expansion card to the external world. This hardware is supplied with the expansion card and includes a small connector card, two screws, and a ribbon cable. You install the connector card (which is the same size as that specified for a Macintosh SE or a Macintosh SE/30 computer) to the opening in the rear of the Macintosh IIsi computer. You then plug the ribbon cable into a connector on the expansion card and route it underneath the expansion card to the connector card installed on the rear of the Macintosh IIsi computer. Current Macintosh SE/30 cards will work if their ribbon cables are at least 220 millimeters (8.6 inches) long between connectors.
*Note:* The specifications for the connector card and ribbon cable have been changed to ensure compatibility with future Macintosh computers such as the Macintosh IIsi. Detailed information on the ribbon cable and connector card specifications are provided in Chapter 15 of *Designing Cards and Drivers for the Macintosh Family*, second edition. A drawing from that book showing pertinent design criteria for the connector card is provided in Figure 6-2.

• **Figure 6-2** Connector card design guide

Figure 6-3 shows how a connector card is mounted on a Macintosh SE chassis. Although this drawing is not representative of a Macintosh IIsi computer, it emphasizes that you must include appropriate mounting holes on your connector card as well as two screws for attaching the card to the chassis. The required screw size is shown on the drawing.

• **Figure 6-3** Connector card mounting requirements

#### **Design considerations**

Some important factors should be considered when using existing processor-direct slot expansion cards or designing new cards for the Macintosh IIsi computer.

- The fact that the ribbon cable from the expansion card to the connector card must travel the entire length of the main logic board this could have EMI implications for third-party cards. Therefore, at very least, cards should be tested to make sure that they still comply with FCC guidelines. In some cases, cables may need to be shielded or include ferrite sleeves in order not to violate the FCC specifications. At worst, the layout or design of an expansion card may need to be modified.
- Apple strongly recommends against designing cards to fit directly into the 120-pin connector on the main logic board (without an adaptor card) because the vertical position of the expansion card may cause EMI or thermal problems.
- Any processor-direct slot expansion cards designed to fit in a Macintosh SE/30 computer can be used in the Macintosh IIsi computer. Figures 6-4 through 6-6 are design guides for these expansion cards. These figures are taken from Chapter 15 of *Designing Cards and Drivers for the Macintosh Family,* second edition. For more detailed information refer to that document.

• Figure 6-4 Smallest allowable PDS expansion card

• Figure 6-5 Largest allowable PDS expansion card

• **Figure 6-6** Maximum allowable component heights for PDS expansion card

#### Electrical implementation of a PDS expansion card

The expansion card connector on the Macintosh IIsi 68030 Direct Slot adaptor is electrically and functionally identical to the 68030 Direct Slot expansion connector on the Macintosh SE/30 computer. Figure 6-7 is a pinout of the connector, and Table 6-1 describes the signals.

A 68030 Direct Slot expansion card can occupy 32-bit addresses from \$F900 0000 to \$FBFF FFFF. This is equivalent to geographic NuBus locations \$9, \$A, and \$B. (See Table 2-1.) If you are designing a new processor-direct expansion card, you should use the pseudo-slot design method to emulate this NuBus address space. Pseudo-slot design is described in Chapter 14 of *Designing Cards and Drivers for the Macintosh Family*, second edition. The advantage of designing a PDS card to occupy one of the unused NuBus addresses is that existing ROM firmware with the ability to manage NuBus slots is present in the Macintosh IIsi system ROM. If you design your card along the lines of a NuBus card (with a declaration ROM and interrupt capability), the Slot Manager in ROM controls your card as if it were a NuBus card, but the electrical interface is connected directly to the 68030 processor.

Chapter 14 of *Designing Cards and Drivers for the Macintosh Family,* second edition also includes information on interrupt handling, design considerations, and power budget that applies to Macintosh IIsi processor-direct slot expansion cards.

# • Figure 6-7 Macintosh IIsi 68030 Direct Slot expansion connector pinout

| 0      |            |          |  |  |  |  |
|--------|------------|----------|--|--|--|--|
|        |            |          |  |  |  |  |
| . 191/ | 51         | 191/     |  |  |  |  |
| +12V   | -5V        | -12V     |  |  |  |  |
| GND    | GND        | GND      |  |  |  |  |
|        | ECLK       | CFUCLK   |  |  |  |  |
| +3 V   | +3 V       | +3V      |  |  |  |  |
| AU     | AI         | AL AE    |  |  |  |  |
| AS     | A4         | AJ       |  |  |  |  |
| AO     |            | A10      |  |  |  |  |
| Αδ     | A19        | A10      |  |  |  |  |
| AII    | AIZ        | A15      |  |  |  |  |
| A14    | +5V        | A15      |  |  |  |  |
| A16    | A17        | A18      |  |  |  |  |
| A19    | AZU        | AZI      |  |  |  |  |
| A22    | GND        | A23      |  |  |  |  |
| A24    | A25        | A26      |  |  |  |  |
| A27    | A28        | A29      |  |  |  |  |
| A30    | +5V        | A31      |  |  |  |  |
| D31    | D30        | D29      |  |  |  |  |
| D28    | D27        | D26      |  |  |  |  |
| D25    | GND        | D24      |  |  |  |  |
| D23    | D22        | D21      |  |  |  |  |
| D20    | D19        | D18      |  |  |  |  |
| D17    | +5V        | D16      |  |  |  |  |
| D15    | D14        | D13      |  |  |  |  |
| D12    | D11        | D10      |  |  |  |  |
| D9     | GND        | D8       |  |  |  |  |
| D7     | D6         | D5       |  |  |  |  |
| D4     | D3         | D2       |  |  |  |  |
| D1     | +5V        | D0       |  |  |  |  |
| /HALT  | /BERR      | /RESET   |  |  |  |  |
| FC0    | FC1        | FC2      |  |  |  |  |
| /BR    | /BG        | /BGACK   |  |  |  |  |
| /AS    | SIZ0       | SIZ1     |  |  |  |  |
| /R/W   | /DSACK0    | /DSACK1  |  |  |  |  |
| /CBREQ | /CBACK     | /STERM   |  |  |  |  |
| /RMC   | /DS        | /CIOUT   |  |  |  |  |
| /IPL0  | /IPL1      | /IPL2    |  |  |  |  |
| /IRQ1  | /IRQ2      | /IRQ3    |  |  |  |  |
| /TM0A  | /TM1A      | /BUSLOCK |  |  |  |  |
| /NUBUS | GND        | Reserved |  |  |  |  |
| /PFW   | Reserved   | Reserved |  |  |  |  |
|        |            |          |  |  |  |  |
|        | $\bigcirc$ |          |  |  |  |  |
|        | <u> </u>   | •        |  |  |  |  |
| C      | В          | A        |  |  |  |  |

| Connector |    | Signal   | Signal               |               |
|-----------|----|----------|----------------------|---------------|
| Rov       | v  | Pin      | name                 | description   |
| А         | 1  | Reserved | For use by Apple     |               |
| А         | 2  | Reserved | For use by Apple     |               |
| А         | 3  | /BUSLOCk |                      | NuBus buslock |
| А         | 4  | /IRQ3    | Interrupt input 3    |               |
| А         | 5  | /IPL2    | Interrupt priority 2 |               |
| А         | 6  | /CIOUT   | Cache inhibit out    |               |
| А         | 7  | /STERM   | Synchronous termi    | nation        |
| А         | 8  | /DSACK1  | Data acknowledge 1   |               |
| А         | 9  | SIZ1     | Transfer size bit 1  |               |
| А         | 10 | /BGACK   | Bus grant acknowle   | dge           |
| А         | 11 | FC2      | Function code 2      | -             |
| А         | 12 | /RESET   | System reset         |               |
| А         | 13 | D0       | Data bit 0           |               |
| А         | 14 | D2       | Data bit 2           |               |
| А         | 15 | D5       | Data bit 5           |               |
| А         | 16 | D8       | Data bit 8           |               |
| А         | 17 | D10      | Data bit 10          |               |
| А         | 18 | D13      | Data bit 13          |               |
| А         | 19 | D16      | Data bit 16          |               |
| А         | 20 | D18      | Data bit 18          |               |
| А         | 21 | D21      | Data bit 21          |               |
| А         | 22 | D24      | Data bit 24          |               |
| А         | 23 | D26      | Data bit 26          |               |
| А         | 24 | D29      | Data bit 29          |               |
| А         | 25 | A31      | Address bit 31       |               |
| А         | 26 | A29      | Address bit 29       |               |
| А         | 27 | A26      | Address bit 26       |               |
| А         | 28 | A23      | Address bit 23       |               |
| А         | 29 | A21      | Address bit 21       |               |
| А         | 30 | A18      | Address bit 18       |               |
| А         | 31 | A15      | Address bit 15       |               |
| А         | 32 | A13      | Address bit 13       |               |
| А         | 33 | A10      | Address bit 10       |               |
| Α         | 34 | A7       | Address bit 7        |               |
| А         | 35 | A5       | Address bit 5        |               |
| А         | 36 | A2       | Address bit 2        |               |
| А         | 37 | +5V      | 5 volts              |               |
| А         | 38 | CPUCLK   | 20 MHz CPU clock     |               |

| Table 6-1 | Macintosh | IIsi | 68030 | Direct | Slot | expansion | connector | r |
|-----------|-----------|------|-------|--------|------|-----------|-----------|---|
|           | signals   |      |       |        |      | -         |           |   |

| Connector |    | Signal   | Signal                    |
|-----------|----|----------|---------------------------|
| Row       | r  | Pin      | name description          |
| А         | 39 | GND      | Ground                    |
| А         | 40 | -12V     | -12 volts                 |
| В         | 1  | Reserved | For use by Apple          |
| В         | 2  | GND      | Ground                    |
| В         | 3  | /TM1A    | NuBus transfer mode bit 1 |
| В         | 4  | /IRQ2    | Interrupt input 2         |
| В         | 5  | /IPL1    | Interrupt priority 1      |
| В         | 6  | /DS      | Data strobe               |
| В         | 7  | /CBACK   | Cache burst acknowledge   |
| В         | 8  | /DSACK0  | Data acknowledge 0        |
| В         | 9  | SIZ0     | Transfer size bit 0       |
| В         | 10 | /BG      | Bus grant                 |
| В         | 11 | FC1      | Function code 1           |
| В         | 12 | /BERR    | Bus error                 |
| В         | 13 | +5V      | 5 volts                   |
| В         | 14 | D3       | Data bit 3                |
| В         | 15 | D6       | Data bit 6                |
| В         | 16 | GND      | Ground                    |
| В         | 17 | D11      | Data bit 11               |
| В         | 18 | D14      | Data bit 14               |
| В         | 19 | +5V      | 5 volts                   |
| В         | 20 | D19      | Data bit 19               |
| В         | 21 | D22      | Data bit 22               |
| В         | 22 | GND      | Ground                    |
| В         | 23 | D27      | Data bit 27               |
| В         | 24 | D30      | Data bit 30               |
| В         | 25 | +5V      | 5 volts                   |
| В         | 26 | A28      | Address bit 28            |
| В         | 27 | A25      | Address bit 25            |
| В         | 28 | GND      | Ground                    |
| В         | 29 | A20      | Address bit 20            |
| В         | 30 | A17      | Address bit 17            |
| В         | 31 | +5V      | 5 volts                   |
| В         | 32 | A12      | Address bit 12            |
| В         | 33 | A9       | Address bit 9             |
| В         | 34 | GND      | Ground                    |
| В         | 35 | A4       | Address bit 4             |

Table 6-1 Macintosh IIsi 68030 Direct Slot expansion connector signals (continued)

| Connector |    | Signal | Signal                    |  |
|-----------|----|--------|---------------------------|--|
| Row Pin   |    | Pin    | name description          |  |
| В         | 36 | A1     | Address bit 1             |  |
| В         | 37 | +5V    | 5 volts                   |  |
| В         | 38 | ECLK   | E clock                   |  |
| В         | 39 | GND    | Ground                    |  |
| В         | 40 | -5V    | –5 volt                   |  |
| С         | 1  | /PFW   | Power fail warning signal |  |
| С         | 2  | /NUBUS | NuBus space access        |  |
| С         | 3  | /TM0A  | NuBus transfer mode bit 0 |  |
| С         | 4  | /IRQ1  | Interrupt input 1         |  |
| С         | 5  | /IPL0  | Interrupt priority 0      |  |
| С         | 6  | /RMC   | Read modify cycle         |  |
| С         | 7  | /CBREQ | Cache burst request       |  |
| С         | 8  | /R/W   | Read/write                |  |
| С         | 9  | /AS    | Address strobe            |  |
| С         | 10 | /BR    | Bus request               |  |
| С         | 11 | FC0    | Function code 0           |  |
| С         | 12 | /HALT  | Halt                      |  |
| С         | 13 | D1     | Data bit 1                |  |
| С         | 14 | D4     | Data bit 4                |  |
| С         | 15 | D7     | Data bit 7                |  |
| С         | 16 | D9     | Data bit 9                |  |
| С         | 17 | D12    | Data bit 12               |  |
| С         | 18 | D15    | Data bit 15               |  |
| С         | 19 | D17    | Data bit 17               |  |
| С         | 20 | D20    | Data bit 20               |  |
| С         | 21 | D23    | Data bit 23               |  |
| С         | 22 | D25    | Data bit 25               |  |
| С         | 23 | D28    | Data bit 28               |  |
| С         | 24 | D31    | Data bit 31               |  |
| С         | 25 | A30    | Address bit 30            |  |
| С         | 26 | A27    | Address bit 27            |  |
| С         | 27 | A24    | Address bit 24            |  |
| С         | 28 | A22    | Address bit 22            |  |
| С         | 29 | A19    | Address bit 19            |  |
| С         | 30 | A16    | Address bit 16            |  |
| С         | 31 | A14    | Address bit 14            |  |
| С         | 32 | A11    | Address bit 11            |  |

#### Table 6-1 Macintosh IIsi 68030 Direct Slot expansion connector signals (continued)

| Connector<br>Row |    | Signal | Signal          | Signal      |  |  |  |  |
|------------------|----|--------|-----------------|-------------|--|--|--|--|
|                  |    | Pin    | name            | description |  |  |  |  |
| С                | 33 | A8     | Address bit 8   |             |  |  |  |  |
| С                | 34 | A6     | Address bit 6   |             |  |  |  |  |
| С                | 35 | A3     | Address bit 3   |             |  |  |  |  |
| С                | 36 | A0     | Address bit 0   |             |  |  |  |  |
| С                | 37 | +5V    | 5 volts         |             |  |  |  |  |
| С                | 38 | C16M   | 15.6672 MHz ger | n clock     |  |  |  |  |
| С                | 39 | GND    | Ground          |             |  |  |  |  |
| С                | 40 | +12V   | +12 volts       |             |  |  |  |  |

| - | Table 6-1 | Macintosh    | IIsi 6803 | 0 Direct | Slot ex | pansion | connector |
|---|-----------|--------------|-----------|----------|---------|---------|-----------|
|   |           | signals (con | tinued)   |          |         | -       |           |

Table 6-2 provides the load presented or drive available to each pin of an expansion card and indicates whether the signals are inputs or outputs.

In the column labeled *Input/output* in Table 6-2, input refers to a signal from the expansion card to the processor and corresponds directly to the load shown in the column labeled Load or drive *limits.* Output refers to a signal from the processor to the expansion card and corresponds directly to the drive shown in that column. An example may be helpful in interpreting the Load or drive limits column. The /RESET line is shown as presenting a load of 300  $\mu$ A/8 mA, 50 pF. This is the maximum expected load that an expansion card must drive when sending a /RESET signal to the main logic board. The DC load is given in the format signal high/signal low. This means that the expansion card must drive a load of up to 300 uA when it drives /RESET high (logic 1) and a load of up to 8 mA when it drives / RESET low (logic 0). The AC load is given as 50 pF, the maximum capacitance to ground presented by the main logic board to AC signals from an expansion card. The notation "Open collector; 1 k $\Omega$  pullup" in the table means that the /RESET line is normally in the open collector state; it is only driven low, and a 1 kilohm pullup resistor on the main logic board returns the line to a logic 1.

Additionally, /RESET presents a drive of 40 uA/.4 mA, 30 pF. This is the maximum amount of drive from the main logic board that is available to integrated circuits on the expansion card. The /RESET line can drive an expansion card DC load of up to 40  $\mu$ A in the high state or up to .4 mA in the low state. The AC drive is given as 30 pF, the maximum capacitance to ground that an expansion card may present to AC signals from the /RESET line.

Some of the expansion connector signals are specified to drive one 74LS input (a standard 74LS input load is 20  $\mu$ A high, .2 mA low); other signals can drive two 74LS inputs. These strict limitations are imposed to protect the noise and timing margins of the main logic board. All signals needed by an expansion card should be buffered at the expansion connector. The use of newer logic families with very low input loading allows you more margin and flexibility in your expansion card designs.

Where "Load:" is in parentheses, the pin carries a signal that is usually an output driven by the MC68030 but that is tri-stated by the MC68030 after granting the bus to a DMA requester. When tri-stated by the MC68030, this signal may be driven by an expansion card.

| <u> </u>    | Innut/output | Load on drive limits                                                          |
|-------------|--------------|-------------------------------------------------------------------------------|
| Signal name | input/output |                                                                               |
| A0-A31      | In/Out       | Load: 300 µA/5 mA, 100 pF<br>Drive: 40 µA/.4 mA, 30 pF                        |
| D0-D23      | In/Out       | Load: 300 µA/5 mA, 100 pF<br>Drive: 40 µA/.4 mA, 30 pF                        |
| D24–D31     | In/Out       | Load: 300 µA/5 mA, 100 pF<br>Drive: 20 µA/.2 mA, 30 pF                        |
| /RESET      | In/Out       | Load: 300 μA/8 mA, 50 pF<br>Drive: 40 μA/.4 mA, 30 pF<br>Open collector, 1 kΩ |
| pullup      |              |                                                                               |
| /BERR       | In/Out       | Load: 100 μA/8 mA, 50 pF<br>Drive: 40 μA/.4 mA, 30 pF<br>Open collector, 1 kΩ |
| pullup      |              |                                                                               |

| • | Table 6-2 Macintosh IIsi 68030 Direct Slot signals, loading or |
|---|----------------------------------------------------------------|
|   | driving limits                                                 |

| /HALT             | In/Out            | Load: 100 μA/8 mA, 50 pF<br>Drive: 40 μA/.4 mA, 30 pF<br>Open collector, 1 kΩ                            |  |  |  |
|-------------------|-------------------|----------------------------------------------------------------------------------------------------------|--|--|--|
| pullup            |                   |                                                                                                          |  |  |  |
| FC0-FC2           | Output            | Drive: 20 µA/.2 mA, 30 pF                                                                                |  |  |  |
| pF)<br>pullup     |                   | (Input) (Load: 100 $\mu$ A/8 mA, 50<br>Open collector, 1 k $\Omega$                                      |  |  |  |
| /BR               | Input             | Load: 100 µA/8 mA, 50 pF                                                                                 |  |  |  |
|                   |                   | 1 k $\Omega$ pullup                                                                                      |  |  |  |
| /BG               | Output            | Drive: 40 μA/.4 mA, 30 pF                                                                                |  |  |  |
| /BGACK            | Input             | Load: 100 μA/8 mA, 50 pF<br>1 kΩ pullup                                                                  |  |  |  |
| SIZ0-SIZ1         | Output<br>(Input) | Drive: 40 μA/.4 mA, 30 pF<br>(Load: 100 μA/100 μA, 50 pF)                                                |  |  |  |
| /AS               | Output<br>(Input) | Drive: 40 $\mu$ A/.2 mA, 30 pF<br>(Load: 100 $\mu$ A/8 mA, 50 pF)<br>Open collector, 1 k $\Omega$ pullup |  |  |  |
| /DSACK0-/DS       | SACK1             | In/Out Load: 100 µA/8                                                                                    |  |  |  |
| mA, 50 pF         |                   | Drive: 40 µA/.2                                                                                          |  |  |  |
| mA, 30 pF         |                   | Open collector, 1                                                                                        |  |  |  |
| k $\Omega$ pullup |                   |                                                                                                          |  |  |  |

| Signal name | Input/output      | Load or drive limits                                                                   |
|-------------|-------------------|----------------------------------------------------------------------------------------|
| R/W         | Output<br>(Input) | Drive: 40 μA/.4 mA, 30 pF<br>(Load: 400 μA/8 mA, 50 pF)<br>Open collector, 1 kΩ pullup |
| /STERM      | In/Out            | Load: 100 μA/8 mA, 50 pF<br>Drive: 40 μA/.4mA, 30 pF<br>Open collector, 1 kΩ pullup    |
| /CBACK      | Input             | Load: 100 μA/100 μA, 50 pF                                                             |
| /CBREQ      | Output            | Drive: 40 μA/.4 mA, 30 pF                                                              |
| /CIOUT      | Output            | Drive: 40 μA/.4 mA, 30 pF                                                              |
| /DS         | Output            | Drive: 40 $\mu$ A/.4 mA, 30 pF                                                         |
|             | (Input)           | Load: 100 μA/8 mA, 50 pF<br>Open collector, 1 kΩ pullup                                |
| /RMC        | Output            | Drive: $40 \mu\text{A}/.4 \text{mA}$ , $30 \text{pF}$                                  |
| /IPL0-/IPL2 | In/Out            | Load: 100 μA/8 mA, 50 pF<br>Drive: 40 μA/.4 mA, 30 pF                                  |
| /IRQ0-/IRQ3 | Input             | Load: 400 µA/4 mA, 50 pF                                                               |
| /TM0A       | Input             | Load: $400 \mu\text{A}/2 \text{mA}$ , 50 pF                                            |
| /TM1A       | Input             | Load: 400 µA/2 mA, 50 pF                                                               |
| /BUSLOCK    | Input             | Load: 400 µA/2 mA, 50 pF                                                               |
| /NUBUS      | Output            | Drive: $40 \mu\text{A}/.4 \text{mA}$ , $30 \text{pF}$                                  |
| PFW         | Output            | Drive: $40 \mu\text{A}/.4 \text{mA}$ , $30 \text{pF}$                                  |
| CPUCLK      | Output            | Drive: $40 \mu\text{A}/.4 \text{mA}$ , $30 \text{pF}$                                  |
| C16M        | Output            | Drive: 40 $\mu$ A/.4 mA, 30 pF                                                         |
| ECLK        | Output            | Drive: 40 $\mu$ A/.4 mA, 30 pF                                                         |

 Table 6-2 Macintosh IIsi 68030 Direct Slot signals, loading or driving limits (continued)

#### RAM access from a PDS expansion card

The memory cycle for a Macintosh IIsi processor-direct expansion card operating as bus master is substantially different from that of the Macintosh SE/30 computer. It has been changed to support burst transfers using the /STERM signal generated by the MDU rather than the /DSACK signal generated by the general logic unit chip. If bus master cards look only for /DSACK, they will not work. Figures 6-8 through 6-9 show the timing for both random and burst writes to RAM and reads from RAM.



#### • Figure 6-8

#### RAM burst write timing



Figure 6-9 RAM random write timing



#### ■ Figure 6-10 RA

RAM burst read timing



#### Figure 6-11 RAM random read timing

#### NuBus expansion interface

A NuBus adaptor kit, available from an authorized Apple dealer, allows a customer to install a NuBus card in the Macintosh IIsi computer and have it function exactly as if it were in any other Macintosh II–family computer. The major difference between the Macintosh IIsi computer and other Macintosh II–family computers is that the Macintosh IIsi computer has only one NuBus slot which is mapped to geographic address \$9. (See Table 2-1.) On the Macintosh IIci computer, for example, there are three NuBus slots, mapped to geographic addresses \$C through \$E. The different address mappings are transparent to the cards.

#### Physical implementation of the NuBus adaptor kit

The NuBus adaptor card includes two different connectors. One is a 120-pin plug connector that mates with the Euro-DIN 120-pin socket connector on the left side (looking from the front) of the main logic board. The adaptor card mounts vertically in this connector. The other is a 96-pin socket connector (the same as the NuBus connectors on the main logic boards of other Macintosh II-family computers). The NuBus card plugs into this connector and is positioned horizontally over the main logic board. The adaptor card also includes a bracket that adapts the NuBus card's connector to the opening in the back of the Macintosh IIsi computer. This bracket provides both EMI protection and support for the card. Two screws are included in the adaptor card kit to secure the bracket to the opening in the chassis. The top cover of the Macintosh IIsi computer includes grooves that hold the NuBus card in place when the cover is closed. There is just enough gap between the top cover and bottom half of the case for a .062-inch thick card, which is Apple's specification for a NuBus card. Any size NuBus card specified by Apple can be accommodated in the Macintosh IIsi computer.

Figure 6-12 is a sketch showing a NuBus card and its adaptor card installed on the main logic board of a Macintosh IIsi computer. Notice that, unlike the 68030 Direct Slot adaptor card, the NuBus card has other electrical components in addition to the FPU, including the custom NuChip 30 and associated transceiver chips that comprise the NuBus interface logic. Although functionally identical to that of the Macintosh IIsi, the NuBus interface logic in other Macintosh II– family computers is on the main logic board. • Figure 6-12 Installing a NuBus card and adaptor on the Macintosh IIsi main logic board



#### Electrical implementation of a NuBus expansion card

The NuBus cards used in the Macintosh IIsi computer are electrically and functionally identical to those used in all other computers in the Macintosh II family. Table 6-3 is a pinout of the 96-pin NuBus connector, and Table 6-4 describes the signals.

Additional information on the NuBus interface can be found in Part I of *Designing Cards and Drivers for the Macintosh Family*, second edition.

| Pin | Row A  | Row B | Row C   | Pin | Row A  | Row B | Row C  |
|-----|--------|-------|---------|-----|--------|-------|--------|
| 1   | 1017   | 1017  |         | 1 🗖 |        |       |        |
| 1   | -12V   | -12V  | / KESEI | 17  | / AD23 | GND   | / AD22 |
| 2   | +      | GND   | +       | 18  | / AD25 | GND   | / AD24 |
| 3   | /SPV   | GND   | +5V     | 19  | / AD27 | GND   | / AD26 |
| 4   | /SP    | +5V   | +5V     | 20  | / AD29 | GND   | / AD28 |
| 5   | /TM1   | +5V   | /TM0    | 21  | / AD31 | GND   | /AD30  |
| 6   | / AD1  | +5V   | /AD0    | 22  | GND    | GND   | GND    |
| 7   | /AD3   | +5V   | /AD2    | 23  | GND    | GND   | /PFW   |
| 8   | /AD5   | +     | /AD4    | 24  | /ARB1  | +     | /ARB0  |
| 9   | / AD7  | +     | /AD6    | 25  | /ARB3  | +     | /ARB2  |
| 10  | / AD9  | +     | /AD8    | 26  | /ID1   | +     | /ID0   |
| 11  | /AD11  | +     | /AD10   | 27  | /ID3   | +     | /ID2   |
| 12  | / AD13 | GND   | /AD12   | 28  | /ACK   | +5V   | /START |
| 13  | /AD15  | GND   | / AD14  | 29  | +5     | +5V   | +5V    |
| 14  | /AD17  | GND   | /AD16   | 30  | /RQST  | GND   | +5V    |
| 15  | /AD19  | GND   | /AD18   | 31  | /NMRQ  | GND   | GND    |
| 16  | /AD21  | GND   | / AD20  | 32  | +12V   | +12V  | /CLK   |
|     |        |       |         |     |        |       |        |

• Table 6-3 NuBus connector pin assignments

<sup>†</sup> These pins are connected but not supplied with the -5.2 V described in the Texas Instruments NuBus specification.
<sup>‡</sup> These pins are reserved in the standard IEEE 1196; in the Macintosh II family, they are grounded.

| Classification | Signal                                                        | Signal description                                         | Number of pins                |
|----------------|---------------------------------------------------------------|------------------------------------------------------------|-------------------------------|
| Utility        | /RESET<br>/CLK<br>/PFW<br>/NMRQ                               | Reset<br>Clock<br>Power fail warning<br>Nonmaster request  | 1<br>1<br>1<br>1              |
| Control        | /START<br>/ACK<br>/TM0<br>/TM1                                | Start<br>Acknowledge<br>Transfer mode 0<br>Transfer mode 1 | 1<br>1<br>1<br>1              |
| Address/data   | /AD31-/AD0                                                    | Address/data                                               | 32                            |
| Arbitration    | /ARB3–/ARB0<br>/RQST                                          | Arbitration<br>Request                                     | 4<br>1                        |
| Parity         | /SP<br>/SPV                                                   | System parity<br>System parity valid                       | 1<br>1                        |
| Slot ID        | /ID3-/ID0                                                     | Slot identification                                        | 4                             |
| Power/ground   | +5V<br>+12V<br>–12V<br>–5V (not supplied) <sup>+</sup><br>GND | Total signals<br>Ground                                    | 51<br>11<br>2<br>2<br>8<br>20 |
|                | Reserved                                                      | Reserved                                                   | 2                             |
|                |                                                               | Total pin count                                            | 96                            |

#### • Table 6-4 NuBus signal descriptions

<sup>+</sup> These pins are wired together but not supplied with power from the computer.

## Chapter 7 Software Overview

This chapter lists the ROM changes necessary to support the Macintosh IIsi computer and defines the system software that is used.

## The Macintosh IIsi ROM

The Macintosh IIsi computer uses a universal ROM that will run on any of the Macintosh II–family computers. At startup, the ROM code determines which hardware features are available on the Macintosh IIsi computer and configures itself to use those features. The changes applicable to the Macintosh IIsi ROM include

- additions to the universal code to support the Macintosh IIsi computer
- changes to the Start Manager to support the optional FPU
- addition of Sound Manager 7.0 (for sound output)
- new code (low-level routines) to support sound input
- changes to the video software to support Macintosh IIsi video modes
- enhancements to the ADB Manager to support the custom ADB microcontroller
- changes to support soft power control through the ADB microcontroller
- changes to support PRAM in the ADB microcontroller
- changes to support the RTC in the ADB microcontroller
- replacement of the old non-FPU SANE<sup>®</sup> package with a faster version
- additional diagnostic code to test the new hardware features

With the exception of the sound input routines described in Chapter 8, these software changes are effectively transparent to application software developers. Existing applications should work with the Macintosh IIsi computer if they adhere to the toolbox routines and do not attempt to address the hardware directly.

## System software

At introduction, the Macintosh IIsi computer will be supported by system version 6.0.6 software. This version includes features such as an enhanced sound cdev, Sound Manager extensions, Gestalt changes, and so on to support the new hardware. When system software version 7.0 ships, it will also support the Macintosh IIsi ROM.

## Chapter 8 Sound Input

The Macintosh IIsi computer supports sound input as well as sound output. The sound input software, called the Sound Input Manager, consists of a high-level user dialog–based interface and low-level routines that allow applications to gain access to the sound input hardware. This chapter provides a brief description of the application-programmer interface for the Sound Input Manager. For more detailed information, refer to the Sound Manager chapter of *Inside Macintosh*, Volume VI.

### High-level user interface

This section provides preliminary information on the high-level user interface for the sound input capabilities of the Macintosh IIsi computer. There may be refinements to this information in the future.

The user interface consists of a cdev that gives users access to hardware controls such as the volume control. This cdev, an extension of the current sound cdev, is modified to support the Sound Input Manager. The following cdev enhancements are included:

- The user can specify the default sound input hardware (microphone) for all further recording.
- The user can easily add alert sounds to or remove alert sounds from the system.
- Cut, copy, and paste of sounds (SysBeeps) to the Clipboard are supported.

#### Default sound input hardware

The Sound Input Manager allows you to create drivers for your own sound input hardware. All sound input drivers installed in the system are shown in the cdev's microphone list, and the user is allowed to pick one, thus establishing a default driver for all further recording but in no way precluding developers from accessing more than one input device at a time. You determine the list of drivers by getting an icon from each driver registered to the Sound Input Manager. The list does not appear if less than two drivers are registered.

• *Note:* It may be necessary for developers of third-party products to allow users to configure their hardware. For example, they could provide an "Options" button that would put up a dialog box that would allow settings to be changed. This feature, however, is not implemented in the current version of the Sound cdev and may not appear in the final version.

#### Adding and deleting alert sounds

Two buttons have been added below the list of alert sounds to allow users to easily add sounds to or remove sounds from this list. The buttons do not appear if no sound input drivers are installed.

The Add button records a new Alert Sound and stores it in the list. When activated, it allows the user to bring up a standard sound input dialog box and allows recording and playback of a sound using the currently selected input hardware. After recording a sound, the user can click on the Save button and select a name for the sound from the dialog that appears. This name is then stored in the list of alert sounds.

The Remove button removes the currently selected sound from the list. When the Remove button is activated, a dialog box asking for confirmation of the removed sound appears.

#### Cut, Copy, and Paste

Standard Macintosh editing tools are used with the Sound cdev to allow SysBeeps to be added to and removed from the system file. Cut removes the sound from the list of alert sounds and copies it to the Clipboard as a 'snd ' resource. Copy just copies the sound to the Clipboard. Paste copies a sound from the Clipboard to the system file and adds the name of the sound to the list of alert sounds. The Undo function is not implemented.

#### Sound input routines

The Sound Input Manager is a set of software routines that allow you to implement functions in your application programs that give users access to the sound input features of the Macintosh IIsi computer. The audio data can be played back through the Sound Manager or applications can use the data for other purposes. The sound input system is designed to allow stereo and multitrack recording hardware to operate under the current application-programmer interface. These sound input routines are divided into four groups: high-level routines that provide a consistent dialog-based user interface, low-level routines that use parameter blocks and provide more programming control of the device, utility routines, and driver registration utility routines. The routines in each of these groups are described in detail in the Sound Manager chapter of *Inside Macintosh*, Volume VI.

THE APPLE PUBLISHING SYSTEM

This Apple manual was written, edited, and composed on a desktop publishing system using Apple Macintosh<sup>®</sup> computers and Microsoft<sup>®</sup> Word software. Proof and final pages were created on the Apple LaserWriter<sup>®</sup> printers. POSTSCRIPT<sup>®</sup>, the page-description language for the LaserWriter, was developed by Adobe Systems Incorporated.

Text type and display type are Apple's corporate font, a condensed version of Garamond. Bullets are ITC Zapf Dingbats<sup>®</sup>. Some elements, such as program listings, are set in Apple Courier.